

# Section 62. Dual Watchdog Timer

### **HIGHLIGHTS**

This section of the manual contains the following major topics:

| 62.1 | Introduction                              | 62-2  |
|------|-------------------------------------------|-------|
| 62.2 | Watchdog Timer Control Registers          | 62-3  |
| 62.3 | Watchdog Timer Operation                  | 62-9  |
| 62.4 | Interrupts and Reset Generation           | 62-15 |
| 62.5 | Resets Cause and Effect                   | 62-16 |
| 62.6 | Operation in Debug and Power-Saving Modes | 62-17 |
| 62.7 | Related Application Notes                 | 62-18 |
| 62.8 | Revision History                          | 62-19 |

**62** 

שנום Watchdog Time Note:

This family reference manual section is meant to serve as a complement to device data sheets. Depending on the device variant, this manual section may not apply to all PIC32 devices.

Please consult the note at the beginning of the "Watchdog Timer", "Power-Saving Features" and "Special Features" chapters in the current device data sheet to check whether this document supports the device you are using.

Device data sheets and family reference manual sections are available for download from the Microchip Worldwide Web site at: http://www.microchip.com

#### 62.1 INTRODUCTION

The PIC32 Dual Watchdog Timer (WDT) is described in this section. Refer to Figure 62-1 for a block diagram of the WDT.

The WDT, when enabled, operates from the internal Low-Power RC (LPRC) oscillator clock source or selectable clock source in Run mode. The WDT can be used to detect system software malfunctions by resetting the device if the WDT is not cleared periodically in software. The WDT can be configured in Windowed mode or Non-Windowed mode. Various WDT time-out periods can be selected using the WDT postscaler. The WDT can also be used to wake the device from Sleep or Idle mode (Power Save mode).

The following are some of the key features of the WDT modules:

- · Configuration or software controlled
- Separate user-configurable time-out periods for Run and Sleep/Idle
- · Can wake the device from Sleep or Idle
- · User-selectable clock source in Run mode
- Operates from LPRC in Sleep/Idle mode

Figure 62-1: **Watchdog Timer Block Diagram** 



#### 62.2 WATCHDOG TIMER CONTROL REGISTERS

The WDT modules consist of the following Special Function Registers (SFRs):

- WDTCON: Watchdog Timer Control Register
   This register is used to enable or disable the Watchdog Timer, clear the WDT to prevent a time-out and enables or disables the windowed operation.
- RCON: Reset Control Register
   This register indicates the cause of a Reset.
- RNMICON: NMI Reset Control Register<sup>(1)</sup>
   This register indicates the source of a Non-Maskable Interrupt (NMI).

#### 62.2.1 Register Map

Table 62-1 provides a brief summary of the related WDT module registers. The corresponding registers appear after the summary, followed by a detailed description of each register.

PIC32 Family Reference Manual

Table 62-1: Watchdog Timers Register Map

|                     | and the state of t |                      |                        |       |       |             |                          |                    |        |                      |                      |      |      |                     |      |                         |                    |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------|-------|-------|-------------|--------------------------|--------------------|--------|----------------------|----------------------|------|------|---------------------|------|-------------------------|--------------------|--|
| Name <sup>(1)</sup> | Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                      | Bits                   |       |       |             |                          |                    |        |                      |                      |      |      |                     |      |                         |                    |  |
|                     | Range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 31/15                | 30/14                  | 29/13 | 28/12 | 27/11       | 26/10                    | 25/9               | 24/8   | 23/7                 | 22/6                 | 21/5 | 20/4 | 19/3                | 18/2 | 17/1                    | 16/0               |  |
| WDTCON              | 31:16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                      |                        |       |       |             |                          | WE                 | TCLRKE | Y<15:0>              |                      |      |      |                     |      |                         |                    |  |
| WDTCON              | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ON <sup>(4)</sup>    | _                      | _     |       | RUI         | NDIV<4:0> <sup>(3)</sup> |                    |        | CLKSEL               | <1:0> <sup>(3)</sup> |      | S    | LPDIV<4:0           | >(3) | WDTWINEN <sup>(4)</sup> |                    |  |
| RCON                | 31:16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PORIO <sup>(2)</sup> | PORCORE <sup>(2)</sup> | -     | -     | BBCFGERR(2) | BCFGFAIL <sup>(2)</sup>  | _                  | _      | _                    | _                    |      | -    | _                   | 1    | _                       | _                  |  |
| RCON                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                    | -                      | -     | -     | _           | _                        | CMR <sup>(2)</sup> | _      | EXTR <sup>(2)</sup>  | SWR <sup>(2)</sup>   |      | WDTO | SLEEP               | IDLE | BOR <sup>(2)</sup>      | POR <sup>(2)</sup> |  |
| RNMICON             | 31:16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                    | -                      | -     | -     | _           | _                        | _                  | WDTR   | SWNMI <sup>(2)</sup> | _                    |      | -    | GNMI <sup>(2)</sup> | 1    | CF <sup>(2)</sup>       | WDTS               |  |
|                     | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                      | NMICNT<15:0>(5)        |       |       |             |                          |                    |        |                      |                      |      |      |                     |      |                         |                    |  |

**Legend:** — = unimplemented, read as '0'.

- Note 1: All registers have an associated Clear, Set and Invert register at an offset of 0x4, 0x8 and 0xC bytes, respectively. These registers have the same name with CLR, SET or INV appended to the end of the register name (e.g., WDTCONCLR). Writing a '1' to any bit position in these registers will clear valid bits in the associated register. Reads from the these registers should be ignored.
  - 2: These bits are not associated with the WDT module. For complete register details, see Register 7-1: "RCON: Reset Control Register" in Section 7. "Resets" (DS60001118) of the "PIC32 Family Reference Manual".
  - 3: These bits reflect the value of the Configuration bit.
  - 4: These bits reflect the status for the Configuration bit if set. If the bit is clear, the value is controlled by software.
  - 5: The width of this field is device-dependent. Please refer to the "Interrupt Controller" chapter in the specific device data sheet for availability.

#### Register 62-1: WDTCON: Watchdog Timer Control Register

| Bit<br>Range | Bit<br>31/23/15/7   | Bit<br>30/22/14/6      | Bit<br>29/21/13/5 | Bit<br>28/20/12/4   | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1  | Bit<br>24/16/8/0        |
|--------------|---------------------|------------------------|-------------------|---------------------|-------------------|-------------------|-------------------|-------------------------|
| 24.24        | W-0                 | W-0                    | W-0               | W-0                 | W-0               | W-0               | W-0               | W-0                     |
| 31:24        |                     | WDTCLRKEY<15:8>        |                   |                     |                   |                   |                   |                         |
| 22.46        | W-0                 | W-0                    | W-0               | W-0 W-0 W-0 W-0 W-0 | W-0               |                   |                   |                         |
| 23:16        | WDTCLRKEY<7:0>      |                        |                   |                     |                   |                   |                   |                         |
| 45.0         | R/W-0               | U-0                    | U-0               | R-y                 | R-y               | R-y               | R-y               | R-y                     |
| 15:8         | ON <sup>(1,2)</sup> | _                      | _                 |                     |                   | RUNDIV<4:0        | )> <sup>(3)</sup> |                         |
| 7.0          | R                   | R                      | R-y               | R-y                 | R-y               | R-y               | R-y               | R/W-0, HS               |
| 7:0          | CLKSEL              | <1:0> <sup>(3,5)</sup> |                   | SL                  | PDIV<4:0>(        | 3)                |                   | WDTWINEN <sup>(4)</sup> |

Legend:HS = Hardware Settable bity = Value from Configuration bit on PORR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

#### bit 31-16 WDTCLRKEY<15:0>: Watchdog Timer Clear Key bits

To clear the Watchdog Timer to prevent a time-out, software must write the value, 0x5743, to this location using a single 16-bit write.

- bit 15 **ON:** Watchdog Timer Enable bit<sup>(1,2)</sup>
  - 1 = Enables the Watchdog Timer if it is not enabled by the device configuration
  - 0 = Disables the Watchdog Timer if it was enabled in software
- bit 14-13 Unimplemented: Read as '0'
- bit 12-8 RUNDIV<4:0>: WDT Run Mode Postscaler Status bits(3)
- bit 7-6 **CLKSEL<1:0>:** WDT Run Mode Clock Select Status bits<sup>(3,5)</sup>
  - 11 = LPRC oscillator
  - 10 = FRC oscillator
  - 01 = Reserved
  - 00 = SYSCLK
- bit 5-1 **SLPDIV<4:0>:** Sleep and Idle Mode WDT Postscaler Status bits<sup>(3)</sup>
- bit 0 **WDTWINEN:** Watchdog Timer Window Enable bit (4)
  - 1 = Enables Window mode
  - 0 = Disables Window mode
- Note 1: A read of this bit will result in a '1' if the WDT is enabled by the device configuration or by software.
  - **2:** The user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 3: These bits reflect the value of the Configuration bits.
  - **4:** The WDTWINEN bit reflects the status of the Configuration bit if the bit is set. If the bit is cleared, the value is controlled by software.
  - 5: The available clock sources are device-dependent. Please refer to the "Watchdog Timer" chapter in the specific device data sheet for availability.

Register 62-2: RCON: Reset Control Register

| Bit<br>Range | Bit<br>31/23/15/7    | Bit<br>30/22/14/6      | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3      | Bit<br>26/18/10/2       | Bit<br>25/17/9/1   | Bit<br>24/16/8/0   |
|--------------|----------------------|------------------------|-------------------|-------------------|------------------------|-------------------------|--------------------|--------------------|
| 24.24        | R/W-1, HS            | R/W-1, HS              | U-0               | U-0               | R/W-0, HS              | R/W-0, HS               | U-0                | U-0                |
| 31:24        | PORIO <sup>(1)</sup> | PORCORE <sup>(1)</sup> | _                 | _                 | BCFGERR <sup>(1)</sup> | BCFGFAIL <sup>(1)</sup> | _                  | _                  |
| 22.40        | U-0                  | U-0                    | U-0               | U-0               | U-0                    | U-0                     | U-0                | U-0                |
| 23:16        | _                    |                        |                   | 1                 |                        |                         | 1                  | _                  |
| 45.0         | U-0                  | U-0                    | U-0               | U-0               | U-0                    | U-0                     | R/W-0, HS          | U-0                |
| 15:8         | _                    |                        |                   |                   | _                      | -                       | CMR <sup>(1)</sup> | _                  |
| 7:0          | R/W-0, HS            | R/W-0, HS              | U-0               | R/W-0, HS         | R/W-0, HS              | R/W-0, HS               | R/W-1, HS          | R/W-1, HS          |
| 7:0          | EXTR <sup>(1)</sup>  | SWR <sup>(1)</sup>     |                   | WDTO              | SLEEP                  | IDLE                    | BOR <sup>(1)</sup> | POR <sup>(1)</sup> |

Legend:HS = Hardware Settable bitHC = Hardware Clearable bitR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

bit 31 **PORIO:** VDD POR Flag bit<sup>(1)</sup>

Set by hardware at detection of a VDD POR event.

1 = A Power-on Reset has occurred due to VDD voltage

0 = A Power-on Reset has not occurred due to VDD voltage

bit 30 **PORCORE:** Core Voltage POR Flag bit<sup>(1)</sup>

Set by hardware at detection of a core POR event.

1 = A Power-on Reset has occurred due to core voltage

0 = A Power-on Reset has not occurred due to core voltage

bit 29-28 Unimplemented: Read as '0'

bit 27 **BCFGERR:** Primary Configuration Registers Error Flag bit<sup>(1)</sup>

1 = An error occurred during a read of the Primary Configuration registers

0 = No error occurred during a read of the Primary Configuration registers

bit 26 BCFGFAIL: Primary/Secondary Configuration Registers Error Flag bit<sup>(1)</sup>

1 = An error occurred during a read of the Primary and Alternate Configuration registers

0 = No error occurred during a read of the Primary and Alternate Configuration registers

bit 25-10 Unimplemented: Read as '0'

bit 9 **CMR:** Configuration Mismatch Reset Flag bit<sup>(1)</sup>

1 = A Configuration Mismatch Reset has occurred

0 = A Configuration Mismatch Reset has not occurred

bit 8 **Unimplemented:** Read as '0'

bit 7 **EXTR:** External Reset (MCLR) Pin Flag bit (1)

1 = Master Clear (pin) Reset has occurred

0 = Master Clear (pin) Reset has not occurred

bit 6 **SWR:** Software Reset Flag bit<sup>(1)</sup>

1 = Software Reset was executed

0 = Software Reset was not executed

bit 5 Unimplemented: Read as '0'

bit 4 WDTO: Watchdog Timer Time-out Reset Flag bit

1 = WDT Time-out Reset has occurred

0 = WDT Time-out Reset has not occurred

Note 1: These bits are not associated with the WDT module. For complete register details, see Register 7-1: "RCON: Reset Control Register" in **Section 7. "Resets"** (DS60001118) in the "PIC32 Family Reference Manual".

#### Register 62-2: RCON: Reset Control Register (Continued)

- bit 3 SLEEP: Wake from Sleep Flag bit
  - 1 = Device was in Sleep mode
  - 0 = Device was not in Sleep mode
- bit 2 **IDLE:** Wake from Idle Flag bit
  - 1 = Device was in Idle mode
  - 0 = Device was not in Idle mode
- bit 1 **BOR:** Brown-out Reset Flag bit<sup>(1)</sup>
  - 1 = Brown-out Reset has occurred
  - 0 = Brown-out Reset has not occurred
- bit **POR:** Power-on Reset Flag bit<sup>(1)</sup>
  - 1 = Power-on Reset has occurred
  - 0 = Power-on Reset has not occurred
- Note 1: These bits are not associated with the WDT module. For complete register details, see Register 7-1: "RCON: Reset Control Register" in **Section 7.** "**Resets**" (DS60001118) in the "*PIC32 Family Reference Manual*".

#### RNMICON: NMI Reset Control Register<sup>(1)</sup> Register 62-3:

| Bit<br>Range | Bit<br>31/23/15/7    | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3      | Bit<br>26/18/10/2 | Bit<br>25/17/9/1  | Bit<br>24/16/8/0 |
|--------------|----------------------|-------------------|-------------------|-------------------|------------------------|-------------------|-------------------|------------------|
| 04.04        | U-0                  | U-0               | U-0               | U-0               | U-0                    | U-0               | U-0               | R/W-0            |
| 31:24        | _                    | _                 | _                 | _                 | _                      | _                 | _                 | WDTR             |
| 00.40        | R/W-0                | U-0               | U-0               | U-0               | R/W-0                  | U-0               | R/W-0             | R/W-0            |
| 23:16        | SWNMI <sup>(2)</sup> | _                 | _                 | _                 | GNMI <sup>(2)</sup>    | _                 | CF <sup>(2)</sup> | WDTS             |
| 45.0         | R/W-0                | R/W-0             | R/W-0             | R/W-0             | R/W-0                  | R/W-0             | R/W-0             | R/W-0            |
| 15:8         |                      |                   |                   | NMICN             | T<15:8> <sup>(3)</sup> |                   |                   |                  |
| 7.0          | R/W-0                | R/W-0             | R/W-0             | R/W-0             | R/W-0                  | R/W-0             | R/W-0             | R/W-0            |
| 7:0          |                      |                   |                   | NMICN             | IT<7:0> <sup>(3)</sup> |                   |                   |                  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

```
bit 31-25 Unimplemented: Read as '0'
```

bit 24 WDTR: Watchdog Timer Time-out Flag bit

1 = A WDT Run mode time-out has occurred and caused a NMI (this will cause a Reset if NMICNT<15:0> expires)

0 = A WDT Run mode time-out has NOT occurred

**SWNMI:** Software NMI Trigger bit<sup>(2)</sup> bit 23

1 = Writing a '1' to this bit will cause an NMI to be generated

0 = Writing a '0' to this bit will have no effect

bit 22-20 Unimplemented: Read as '0'

bit 19 GNMI: External NMI Event bit(2)

1 = An external NMI event has been detected and caused an NMI

0 = An external NMI event has NOT been detected

bit 18 Unimplemented: Read as '0'

bit 17 **CF:** Clock Fail Detect bit (readable/clearable by application)<sup>(2)</sup>

1 = FSCM has detected a clock failure and caused an NMI

0 = FSCM has NOT detected a clock failure

bit 16 WDTS: Watchdog Timer Time-out in Sleep Flag bit

1 = WDT time-out has occurred during Sleep mode and caused a wake-up from Sleep

0 = WDT time-out has not occurred during Sleep mode

NMICNT<15:0>: NMI Reset Counter Value bits(3) bit 15-0

This bit field specifies the reload value used by the NMI Reset counter.

0000 0000 0000 0000 = No delay between an NMI assertion and a device Reset event 0000 0000 0000 0001

0000 0000 0000 0010

1111 1111 1111\_1110

1111 1111 1111 1111 = Number of system clock cycles that software has to clear the NMI event before a device Reset is performed; if the NMI event is cleared before the counter reached zero, a device Reset is not asserted

- **Note 1:** The system unlock sequence must be performed before this register can be written.
  - 2: These bits are not associated with the WDT module. For complete register details, see Register 7-1: "RCON: Reset Control Register" in Section 7. "Resets" (DS60001118) in the "PIC32 Family Reference Manual".
  - 3: The width of this field is device-dependent. Please refer to the "Interrupt Controller" chapter in the specific device data sheet for availability.

#### 62.3 WATCHDOG TIMER OPERATION

The primary function of the Watchdog Timer (WDT) is to reset the processor in the event of a software malfunction, or wake-up the processor in the event of a time-out while in Sleep or Idle.

The WDT consists of two independent timers, one for operation in Run mode and the other for operation in Power-Save mode. The clock source for the Run mode WDT is user-selectable. Each timer has an independent user-programmable postscaler. Both timers are controlled via a single ON bit; they cannot be operated independently.

If the WDT is enabled, the appropriate WDT counter will increment until it overflows or "times out". A WDT time-out will generate a Non-Maskable Interrupt (NMI). To prevent a WDT Time-out Reset in Run mode, the user application must periodically service the WDT. A time-out in a Power Save mode will wake-up the device. An unserviced WDT NMI in Run mode will generate a device Reset.

**Note:** The LPRC oscillator is automatically enabled whenever it is being used as a WDT clock source and the WDT is enabled.

#### 62.3.1 Modes of Operation

The WDT has two modes of operation: Non-Window mode and Programmable Window mode.

In Non-Window mode, software must periodically clear the WDT at any time less than that of the WDT period to prevent a WDT NMI and a start of the NMI counter (Figure 62-2). Non-Window mode is selected by clearing the Watchdog Timer Window Enable (WDTWINEN) bit (WDTCON<0>).

In Programmable Window mode, software can clear the WDT only when the counter is in its final window before a time-out occurs. Clearing the WDT outside this window will cause a WDT NMI and start the NMI counter (Figure 62-3). There are four window size options: 25%, 37.5%, 50% and 75% of the total WDT period. The window size is set in the device configuration. Programmable Window mode is not applicable when in Power-Save mode.

Figure 62-2: Non-Window WDT Mode



Figure 62-3: Programmable Window WDT Mode



#### 62.3.2 Watchdog Timer Programmable Window

The window size is determined by the Configuration bits, FWDTWINSZ and WDTPS. In the Programmable Window mode (WDTWINEN = 1), the WDT should be cleared based on the setting of the Window Size Configuration bits, FWDTWINSZ<1:0> (see Figure 62-3). These bit settings are:

- 11 = WDT window is 25% of the WDT period
- 10 = WDT window is 37.5% of the WDT period
- 01 = WDT window is 50% of the WDT period
- 00 = WDT window is 75% of the WDT period

If the WDT is cleared before the allowed window, or if the WDT is allowed to time-out, an NMI is immediately generated and the NMI timer is started. The Window mode is useful for resetting the device during unexpected quick or slow execution of a critical portion of the code. Window operation only applies to the WDT Run mode. The WDT Sleep mode always operates in Non-Window mode.

#### 62.3.3 Enabling and Disabling the WDT

The WDT is enabled or disabled by the device configuration, or controlled through software by writing a '1' to the ON bit (WDTCON<15>). See Register 62-1 for more details.

#### 62.3.3.1 DEVICE CONFIGURATION CONTROLLED WDT

If the FWDTEN Configuration bit is set, the WDT is always enabled. The ON control bit (WDTCON<15>) will reflect this by reading a '1'. In this mode, the ON bit cannot be cleared in software. The FWDTEN Configuration bit will not be cleared by any form of Reset. To disable the WDT, the configuration must be rewritten to the device. Window mode is enabled by clearing the WINDIS bit in the device configuration. Setting the WINDIS bit enables Window mode.

Note: The WDT is enabled by default on an unprogrammed device.

#### 62.3.3.2 SOFTWARE CONTROLLED WDT

If the FWDTEN Configuration bit is '0', the WDT module can be enabled or disabled (the default condition) by software. In this mode, the ON bit (WDTCON<15>) reflects the status of the WDT under software control; '1' indicates the WDT module is enabled and '0' indicates it is disabled.

#### 62.3.4 WDT Postscaler

The WDT has 2 user-programmable postscalers: one for Run mode and the other for Power Save mode. The RWDTPS<4:0> Configuration bits set the Run mode postscaler and the SWDTPS<4:0> Configuration bits set the Power Save mode postscaler.

**Note:** The Configuration bit names for the postscaler value may vary. Refer to the specific device data sheet for details.

#### 62.3.4.1 DEVICE CONFIGURATION CONTROLLED WINDOW MODE

Window mode can be disabled by setting the Configuration bit, WINDIS, and can be enabled by clearing the Configuration bit, WINDIS. When the WDT Window mode is enabled by the device configuration, the WDTWINEN bit (WDTCON<2>) will be set and cannot be cleared by software.

#### 62.3.4.2 SOFTWARE CONTROLLED WINDOW MODE

If the WINDIS Configuration bit is '0', the WDT Programmable Windowed mode can be enabled or disabled by the WDTWINEN bit (WDTCON<0>). A '1' indicates that Programmable Window mode is enabled and a '0' indicates that Programmable Window mode is disabled.

#### 62.3.5 WDT Postscaler and Period Selection

The WDT has two independent 5-bit postscalers, one for Run mode and the other for Power Save mode, to create a wide variety of time-out periods. The postscalers provide 1:1 through 1:2,147,483,647 divider ratios (see Table 62-2). The postscaler settings are selected using the device configuration. The WDT time-out period is selected by the combination of the WDT clock source and the postscaler. Refer to Equation 62-1 for the WDT period calculation.

#### Equation 62-1: WDT Time-out Period Calculation

 $WDT Time-out Period = (WDT Clock Period) \cdot 2^{Postscaler}$ 

In Sleep mode, the WDT clock source is LPRC and the time-out period is determined by the SLPDIV<4:0> setting. The LPRC, with a nominal frequency of 32 kHz, creates a nominal time-out period for the WDT of 1 millisecond when the postscaler is at the minimum value.

In Run mode, the WDT clock source is selectable. The time-out period is determined by the WDT clock source frequency and the RUNDIV<4:0> setting.

Note:

The WDT module time-out period is directly related to the frequency of the WDT clock source. The nominal frequency of the clock source is device-dependent. The frequency may vary as a function of the device operating voltage and temperature. Please refer to the specific device data sheet for clock frequency specifications.

The available clock sources for Run mode are device-dependent. Please refer to the "Watchdog Timer" chapter in the specific device data sheet for available sources.

#### 62.3.6 WDT Operation in Run Mode

When the WDT expires or is cleared outside the window in Window mode, an NMI is generated and the NMI counter is started. A device Reset is generated when the NMI counter expires. Refer to Figure 62-4 for an overview of the WDT NMI sequence.

#### 62.3.7 WDT Clock Sources

The WDT Run mode clock source is user-selectable. The clock source is selected by the RCLKSEL<1:0> device bits. The WDT Power Save mode uses LPRC as the clock source.

## 62.3.8 Resetting the WDT<sup>(1)</sup>

The Run mode WDT counter is cleared by any of the following:

- · Any device Reset
- Execution of a DEBUG command
- Detection of a correct write value (0x5743) to the WDTCLRKEYx bits (WDTCON<31:16>).
   Refer to Example 62-1.
- A clock switch:<sup>(2)</sup>
  - Firmware initiated clock switch
  - Two-Speed Start-up
  - Fail-Safe Clock Monitor (FSCM) event
  - Clock switch after wake from Sleep when an automatic clock switch occurs due to oscillator configuration and Two-Speed Start-up is enabled by the device configuration

The Sleep mode WDT counter is reset upon entry into Sleep.

- Note 1: The Run mode WDT is not reset when the device enters a Power-Saving mode.
  - 2: WDT Reset behavior following a specific clock switch event is device-dependent. Please refer to the "Watchdog Timer" section in the specific device data sheet for a description of clock switch events that clear the WDT.

#### Example 62-1: Sample Code to Clear the WDT





Table 62-2: WDT Time-out Period Settings

| Drog color Values | Time Out Period Based on WDT Clock |             |              |  |  |  |  |  |
|-------------------|------------------------------------|-------------|--------------|--|--|--|--|--|
| Prescaler Values  | 32 kHz                             | 8 MHz       | 25 MHz       |  |  |  |  |  |
| 00000             | 1 ms                               | 4 μs        | 1.28 μs      |  |  |  |  |  |
| 00001             | 2 ms                               | 8 μs        | 2.56 μs      |  |  |  |  |  |
| 00010             | 4 ms                               | 16 μs       | 5.12 μs      |  |  |  |  |  |
| 00011             | 8 ms                               | 32 μs       | 10.24 μs     |  |  |  |  |  |
| 00100             | 16 ms                              | 64 μs       | 20.48 μs     |  |  |  |  |  |
| 00101             | 32 ms                              | 128 μs      | 40.96 μs     |  |  |  |  |  |
| 00110             | 64 ms                              | 256 μs      | 81.92 μs     |  |  |  |  |  |
| 00111             | 128 ms                             | 512 μs      | 163.84 μs    |  |  |  |  |  |
| 01000             | 256 ms                             | 1.024 ms    | 327.68 μs    |  |  |  |  |  |
| 01001             | 512 ms                             | 2.048 ms    | 655.36 μs    |  |  |  |  |  |
| 01010             | 1.024s                             | 4.096 ms    | 1.31072 ms   |  |  |  |  |  |
| 01011             | 2.048s                             | 8.192 ms    | 2.62144 ms   |  |  |  |  |  |
| 01100             | 4.096s                             | 16.384 ms   | 5.24288 ms   |  |  |  |  |  |
| 01101             | 8.192s                             | 32.768 ms   | 10.48576 ms  |  |  |  |  |  |
| 01110             | 16.384s                            | 65.536 ms   | 20.97152 ms  |  |  |  |  |  |
| 01111             | 32.768s                            | 131.072 ms  | 41.94304 ms  |  |  |  |  |  |
| 10000             | 0:01:06 hms                        | 262.144 ms  | 83.88608 ms  |  |  |  |  |  |
| 10001             | 0:02:11 hms                        | 524.288 ms  | 167.77216 ms |  |  |  |  |  |
| 10010             | 0:04:22 hms                        | 1.048576s   | 335.54432 ms |  |  |  |  |  |
| 10011             | 0:08:44 hms                        | 2.097152s   | 671.08864 ms |  |  |  |  |  |
| 10100             | 0:17:29 hms                        | 4.194304s   | 1.34217728s  |  |  |  |  |  |
| 10101             | 0:34:57 hms                        | 8.388608s   | 2.68435456s  |  |  |  |  |  |
| 10110             | 1:09:54 hms                        | 16.777216s  | 5.36870912s  |  |  |  |  |  |
| 10111             | 2:19:49 hms                        | 33.554432s  | 10.73741824s |  |  |  |  |  |
| 11000             | 4:39:37 hms                        | 0:01:07 hms | 21.47483648s |  |  |  |  |  |
| 11001             | 9:19:14 hms                        | 0:02:14 hms | 42.94967296s |  |  |  |  |  |
| 11010             | 18:38:29 hms                       | 0:04:28 hms | 0:01:26 hms  |  |  |  |  |  |
| 11011             | 1 day 13:16:58 hms                 | 0:08:57 hms | 0:02:52 hms  |  |  |  |  |  |
| 11100             | 3 days 2:33:55 hms                 | 0:17:54 hms | 0:05:44 hms  |  |  |  |  |  |
| 11101             | 6 days 5:07:51 hms                 | 0:35:47 hms | 0:11:27 hms  |  |  |  |  |  |
| 11110             | 12 days 10:15:42 hms               | 1:11:35 hms | 0:22:54 hms  |  |  |  |  |  |
| 11111             | 24 days 20:31:24 hms               | 2:23:10 hms | 0:45:49 hms  |  |  |  |  |  |

#### 62.4 INTERRUPTS AND RESET GENERATION

#### 62.4.1 WDT Time-out NMI in Run Mode

When the WDT times out in Run mode, a NMI is generated. The NMI counter is started and CPU code execution jumps to the device Reset vector. Although the NMI shares the same vector as a device Reset, registers and peripherals are not reset. If the NMI counter is not serviced by clearing the WDTR bit (RNMICON<24>) before it times out, a device Reset is generated. Refer to Figure 62-4 for an overview of the WDT NMI sequence.

Firmware can determine if the cause of the NMI was the WDT time-out in Run mode by testing the WDTR bit (RNMICON<24>). Refer to Example 62-2.

#### Example 62-2: Sample Code to Perform a Task Before a WDT Reset

A Reset can be delayed, allowing time to perform an orderly device shutdown in the user's NMI handler before the Reset. The number of system clocks between the NMI assertion and a device Reset is set by the NMICNT<15:0> bits (RNMICON<15:0>) bits. Refer to Example 62-2.

A Reset can be avoided by servicing the WDT NMI event. The NMI event is serviced by clearing the WDTR bit (RNMICON<24>) in the user's NMI handler, before the NMI timer times out, to prevent a Reset from the WDT NMI. The WDT Run mode rolls over and continues counting after the NMI is generated. It will generate a new NMI if it is not serviced or disabled. Refer to Example 62-3.

#### Example 62-3: Sample Code to Prevent a Device Reset from a WDT Event in Run Mode

Note: Refer to the "Resets" and "Interrupt Controller" chapters in the specific device data sheet and Section 7. "Resets" (DS60001118) and Section 8. "Interrupts" (DS61108) in the "PIC32 Family Reference Manual" for details.

#### 62.4.2 WDT Time-out NMI in Power Save Mode

When the WDT module times out in Power Save mode, an NMI is generated and wakes the device. The NMI counter is not started and the WDT Run mode resumes counting. The default NMI handler will return code execution to the instruction following the WAIT instruction that entered Power Save mode. Refer to Figure 62-4 for an overview of the WDT NMI sequence.

To detect a WDT wake-up, the WDTS bit (RNMICON<16>), SLEEP bit (RCON<3>) and IDLE bit (RCON<2>) can be tested. If the WDTS bit is '1', the event was due to a WDT time-out in a Power Save mode. The SLEEP and IDLE bits can then be tested to determine if the WDT event occurred while the device was awake or if it was in Sleep or Idle mode.

To determine the cause of the NMI in an NMI handler, the WDTS (RNMICON<16>) bit can be tested. The WDTS bit is '1' if the WDT timed out in Sleep or Idle mode. Refer to Figure 62-4 for an overview of the WDT NMI sequence.

Note: Refer to the "Resets" and "Interrupt Controller" chapters in the specific device data sheet and Section 7. "Resets" (DS60001118) and Section 8. "Interrupts" (DS61108) in the "PIC32 Family Reference Manual" for details.

#### 62.4.3 Wake from Power Save Mode by a Non-WDT Event

When the device is awakened from a Power Save mode by a non-WDT NMI interrupt, the Power Save mode WDT is held in Reset and the WDT Run mode continues counting from the prepower save count value. The NMI counter is not started unless the source of the wake-up starts the NMI counter.

#### 62.5 RESETS CAUSE AND EFFECT

#### 62.5.1 Determining the Cause of a Reset

To determine if a WDT Reset has occurred, the WDTO bit (RCON<4>) can be tested. If the WDTO bit is '1', the Reset was due to a WDT time-out in Run mode. Software should clear the WDTO bit to allow correct determination of the source of a subsequent Reset.

#### 62.5.2 Effects of Various Resets

Any form of device Reset will clear the WDT. The Reset will return the WDTCON register to the default value and the WDT will be disabled unless it is enabled by the device configuration.

**Note:** After a device Reset, the WDT ON bit (WDTCON<15>) will reflect the state of the FWDTEN bit (DEVCFG1<23>).

#### 62.6 OPERATION IN DEBUG AND POWER-SAVING MODES

#### 62.6.1 WDT Operation in Power-Saving Modes

The WDT, if enabled, will continue operation in Sleep mode or Idle mode and can be used to wake-up the device. This allows the device to remain in Sleep or Idle mode until the WDT expires or another interrupt wakes the device. If the device does not re-enter Sleep or Idle mode following a wake-up, the WDT must be disabled or periodically serviced to prevent a WDT Run mode NMI.

#### 62.6.1.1 WDT OPERATION IN SLEEP MODE

The WDT module may be used to wake the device from Sleep mode. When entering Sleep mode, the WDT Run mode counter stops counting and the Power Save mode WDT begins counting from the Reset state until it times out or the device is woken up by an interrupt. When the WDT times out in Sleep mode, a Non-Maskable Interrupt (NMI) is generated, waking up the device. The WDTS bit (RNMICON<16>) bit is set. The NMI counter is not started. Refer to Figure 62-4 for an overview of the NMI.

#### 62.6.1.2 WDT OPERATION IN IDLE MODE

The WDT module may be used to wake the device from Idle mode. When entering Idle mode, the WDT Run mode counter stops counting and the WDT Power Save mode begins counting from the Reset state until it times out or the device is woken up by an interrupt. When the WDT times out in Idle mode, a Non-Maskable Interrupt (NMI) is generated, waking up the device. The WDTS bit (RNMICON<16>) bit is set and the NMI counter is not started. Refer to Figure 62-4 for an overview of the NMI.

#### 62.6.2 Time Delays During Wake-up

There will be a time delay between the WDT event in Sleep and the beginning of code execution. The duration of this delay consists of the start-up time for the oscillator in use. Unlike a wake-up from Sleep mode, there are no time delays associated with wake-up from Idle mode. The system clock is running during Idle mode; therefore, no start-up delays are required at wake-up.

#### 62.6.3 WDT Clock Sources in Power Save Mode

The WDT clock source for Power Save mode is not user-selectable. The clock source is LPRC.

#### 62.6.4 WDT Operation in Debug Mode

The WDT should be disabled in Debug mode to prevent a time-out.

#### 62.7 RELATED APPLICATION NOTES

This section lists application notes that are related to this section of the manual. These application notes may not be written specifically for the PIC32 device family, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes related to the Dual Watchdog Timer module are:

Title Application Note #

No related application notes at this time.

N/A

**Note:** Visit the Microchip web site (www.microchip.com) for additional application notes and code examples for the PIC32 family of devices.

#### 62.8 REVISION HISTORY

Revision A (August 2015)

This is the initial version of this document.

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- · Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELoQ, KEELoQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63277-667-9

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323

Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA

Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor

Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355

Fax: 86-532-8502-7205 **China - Shanghai** Tel: 86-21-5407-5533

Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138

Fax: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7828

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828

Fax: 45-4485-2829
France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399

Fax: 31-416-690340

**Poland - Warsaw** Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15